#### 2011 IEEE Aerospace Conference

Big Sky, MT, March 7, 2011 Session# 3.01 Phased Array Antennas Systems and Beam Forming Technologies Pres #: 3.0102, Paper ID: 1198 Rm: Elbow 3, Time: 8:55am

# Design and Test of FPGA-based Direction-of-Arrival Algorithms for Adaptive Array Antennas

- Authors:Brock J. LaMeres, Ray Weber, Yikun Huang, Monther Abusultan, Sam HarknessDepartment of Electrical and Computer EngineeringMontana State University Bozeman
- **Presenter:** Brock J. LaMeres



College of
ENGINEERING



## **Motivation**



### **Smart Antenna Systems**

- Directional radiation patterns used to:
  - reduced transmit power
  - protect data from unwanted listeners
  - nullify interference
- Attractiveness of Digital Systems
  - complexity of DOA algorithms
  - reduced size and power
  - leverage advances in digital IC fabrication





Directional Radiation Pattern

Courtesy Ericsson MW, Sweden



Secure Wireless Communication with Airborne Web Server



Integrated Multi-Platform Sonar System LCS Application



## **Motivation**



### **Smart Antenna Components**

Beam Forming (Rx/Tx)

1) Antenna Array



8-element uniform circular array

2) Direction-of-Arrival (DOA) Estimation (Rx)



Rx Power vs. Incident Angle





3)





### **Implementation & Bench Top Testing of DOA Algorithms**

- System Design of a Full Receiver Path with Digital Processing Backend
- Design of a Test Bed to Drive Phased Signals into the System
- Implementation of DOA Algorithms on a Virtex-5 FPGA
  - Bartlett
  - MVDR
- Parametric Testing
  - Detected Angle Calculation & Power Spectra
  - Bartlett vs. MVDR Accuracy
  - Single vs. Dual Beams
  - Input Signal Levels: Full range of ADC vs. Minimum detectable







### Architecture of our Smart Antenna System





# **System Design**









### **Bartlett Algorithm (Theory)**

- A Fourier Spectrum Analysis
- A set of weights are created which model what the signal power would look like from a particular angle a(φ). These depend on the physical properties of the antenna head (*i.e., circular, linear, size...*)

$$\boldsymbol{a}(\varphi) = \left[1, e^{j\beta\rho\cos\left(\varphi - \frac{2\pi}{m}\right)}, \dots, e^{j\beta\rho\cos\left(\varphi - \frac{(m-1)\times 2\pi}{m}\right)}\right]^{T}$$

• The total signal vector received at the array can be described as follows:

$$\mathbf{x}(t) = \sum_{k=1}^{K} \mathbf{a}_{k}(\varphi) s_{k}(t) + \mathbf{n}(t)$$

$$\mathbf{K} = \text{# of sources}$$

$$\mathbf{s}_{k} = \text{the signal at each element}$$

$$\mathbf{n}(t) = \text{noise}$$

• The autocorrelation (or covariance matrix) of this information gives provides information about signal strength.

$$\hat{\boldsymbol{R}} = \frac{1}{T} \sum_{t=1}^{T} \boldsymbol{x}(t) \boldsymbol{x}(t)^{H}$$

H denotes the conjugate transpose (or hermetian transpose)





### Bartlett Algorithm (Theory cont...)

• The normalized power at each angle  $\varphi$  can then be described as:

 $\mathbf{P} = a^{\mathrm{H}}(\phi)\hat{R}a(\phi)$ 

• This gives us the traditional power spectra plots (power vs. angle) of the antenna.



• Peak power detection is then used to estimate the angle of arrival (i.e., DOA)





### **Bartlett Algorithm (FPGA Implementation)**







### **MVDR Algorithm (Theory)**

- A Fourier Spectrum Analysis, but uses an inversion of the covariance matrix for better accuracy.
- The algorithm is identical to Bartlett up through the auto correlation computation. The R matrix is then inverted and used in the final power calculation as follows:

$$\mathbf{P} = \frac{1}{a^{\mathrm{H}}(\varphi)\hat{R}^{-1}a(\varphi)}$$

• This leads to greater accuracy but increased computation time.







### **MVDR Algorithm (FPGA Implementation)**





## **Test Bed Setup**



### **Phased Signal Emulation**

- A signal generator system was created to drive phased signals directly into the A/D converter.
- This isolates the DOA algorithm computation as much as possible from the RF front-end.
- Controlled signal levels can test sensitivity of algorithms to % of A/D inputs range (i.e., 100%, 50%, etc...)





# **Test Bed Setup**







## **Test Results (Bartlett)**



### **Bartlett Spectrum**

- 1 vs. 2 Incident Wave Fronts
- 1Vpp (8-bits of digitization) vs. 20mVpp (3-bits of digitization)





## **Test Results (Bartlett)**



### **Bartlett Spectrograph (Output Power vs. Incident Wave front Angle)**

- Set Angle = Angle of the Incoming Wave Front (swept from 0 to 359)
- Detected Angle = Power Spectrum Plotted Against That Angle





# **Test Results (Bartlett)**



### **Detected Angle (Peak Detect vs. Incident Set Angle)**





# **Test Results (MVDR)**



### **MVDR Spectrum**

- 1 vs. 2 Incident Wave Fronts
- 1Vpp (8-bits of digitization) vs. 20mVpp (3-bits of digitization)





# **Test Results (MVDR)**



### **MVDR Spectrograph (Output Power vs. Incident Wave front Angle)**

- Set Angle = Angle of the Incoming Wave Front (swept from 0 to 359)
- Detected Angle = Power Spectrum Plotted Against That Angle





# **Test Results (MVDR)**



### **Detected Angle (Peak Detect vs. Incident Set Angle)**





# **Computation Time**



**Bartlett DOA** 

**MVDR DOA** 





# Summary



### **Overview**

- Bartlett & MVDR DOA Algorithms were implemented on an Xilinx Virtex-5 FPGA.
- The accuracy of the calculations were measured across a variety of parameters.
- The computation time was reported for both algorithms (Bartlett = 14ms, MVDS = 15ms)
- The MVDR algorithm is clearly more accurate but with a slightly larger computation time.

















